diff --git a/src/verifier.sv b/src/verifier.sv
index 3d5346bb22a3d23d981b0f2006d1f4312c33ed88..9c3cb3cf35970eb8779f81cc386f34e3d751a2c1 100644
--- a/src/verifier.sv
+++ b/src/verifier.sv
@@ -36,6 +36,7 @@ module verifier #(
   // assign should_lock_icache_o = has_mem_access & icache_miss_i;
   assign should_lock_icache_o = has_mem_access;
 
+  //pragma translate off
   // CO
   logic [NR_COMMIT_PORTS-1:0][BITS_ENTRIES-1:0]          commit_id_n, commit_id_q;
   logic [NR_COMMIT_PORTS-1:0]       commit_correct;
@@ -67,7 +68,6 @@ module verifier #(
     end
   end
 
-  //pragma translate off
   `ifndef VERILATOR
   initial begin
     assert (NR_ENTRIES == 2**BITS_ENTRIES) else $fatal ("NR_ENTRIES is not a power of 2");
@@ -78,10 +78,6 @@ module verifier #(
       @(posedge clk_i) disable iff (!rst_ni) commit_ack_i[i] |-> commit_correct[i])
       else $warning (1,"Invalid commit");
   end
-
-  assert property (
-    @(posedge clk_i) disable iff (!rst_ni) ~should_lock_icache_o)
-    else $warning (1,"Concurrent access on the bus");
   `endif
   //pragma translate on