Skip to content
GitLab
Explore
Sign in
Primary navigation
Search or go to…
Project
P
printemps
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Wiki
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Build
Pipelines
Jobs
Pipeline schedules
Artifacts
Deploy
Releases
Package registry
Model registry
Operate
Environments
Terraform modules
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
MINOTAuR
printemps
Repository graph
Repository graph
You can move around the graph by using the arrow keys.
0abb1a6d4742dc968083933030d050345fea9d26
Select Git revision
Branches
3
experimental
printemps-vcu118
default
protected
printemps-zcu104
3 results
Begin with the selected commit
Created with Raphaël 2.2.0
23
Jun
18
Oct
16
Nov
6
May
2
Mar
1
9
Feb
8
14
Jan
11
May
19
Mar
17
8
Jan
5
15
Dec
8
7
4
29
Oct
28
27
26
16
15
14
13
12
9
11
Sep
10
8
2
28
Aug
27
26
25
24
29
Jul
26
16
14
21
Jun
16
2
31
May
18
15
29
Apr
28
26
15
14
14
Mar
13
27
Feb
26
18
10
4
22
Jan
13
Dec
3
23
Oct
11
9
8
27
Sep
12
20
Aug
19
12
14
Jul
12
10
4
Jun
20
Mar
19
18
18
Feb
15
14
8
7
6
5
31
Jan
30
29
28
25
24
23
15
12
9
8
7
4
Dec
2
29
Nov
28
27
26
25
23
22
21
20
19
18
17
16
15
13
12
8
7
6
5
4
3
2
1
31
Oct
30
29
26
25
19
18
17
16
15
14
13
10
9
8
7
3
29
Sep
28
27
26
25
24
32 bits FPU can be synthesized and seems to work on target.
experimental
experimental
Experimental branch with FPU enabled
README updated, constraints vcu118 added
printemps-vcu11…
printemps-vcu118 printemps-zcu104
Fixed README.md
Fixed README.md
modified README.md
First commit for Minotaur with LRU and RAS on vcu118
sythesis works for vcu118 and coremarks run
fpga: port Ariane to the Ultrascale ZCU104
frontend: remove usage of opaque module `unread'
frontend: fix branch prediction commit
Makefile: add SyncDpRam and SyncTpRam
issue stage: critical path improvements
commit_stage: critical path improvements
verifier: remove useless stuff
scoreboard: don't commit pending instructions when when flushing
csr_buffer: critical path improvements (?)
fixup! scoreboard: size and timing improvements
scoreboard: size and timing improvements
fixup! ex_stage, issue_stage: add a dedicated bus for the MULT
ex_stage, issue_stage: add a dedicated bus for the MULT
Revert "ex_stage: add an arbitrer to the FLU bus"
IRO: always allow an ALU instruction to be executed
ex_stage: add an arbitrer to the FLU bus
scoreboard: accept instructions even if they will not be issued next cycle
ariane_pkg: use a single commit port
ariane: route dcache_load_delayed to perf_counters
cache_subsystem: add signal dcache_load_delayed
frontend: remove ugly instr_fifo
wt_axi_adapter: base logic for better arbitration in case of loads
verifier: add assert to check for concurrent bus accesses
perf_counters: add perf counters to check for SIC violations
[WIP] cache: add a signal to stall the I$
verifier: hook up signal from the store buffer
verifier: add a signal to lock I$ requests
verifier: add I$ misses to its inputs
scoreboard: scan the scoreboard for memory operations
decoder: add logic output to say if there is a memory instruction
instr_queue: instr_fifo
frontend: add memory access instructions detection
Loading